

October 1987 Revised January 1999

# MM74C00 • MM74C02 • MM74C04 Quad 2-Input NAND Gate • Quad 2-Input NOR Gate • Hex Inverter

## **General Description**

The MM74C00, MM74C02, and MM74C04 logic gates employ complementary MOS (CMOS) to achieve wide power supply operating range, low power consumption, high noise immunity and symmetric controlled rise and fall times. With features such as this the 74C logic family is close to ideal for use in digital systems. Function and pin out compatibility with series 74 devices minimizes design time for those designers already familiar with the standard 74 logic family.

All inputs are protected from damage due to static discharge by diode clamps to  $\rm V_{CC}$  and GND.

### **Features**

■ Wide supply voltage range: 3V to 15V

■ Guaranteed noise margin: 1V

■ High noise immunity: 0.45 V<sub>CC</sub> (typ.)

■ Low power consumption: 10 nW/package (typ.)

■ Low power: TTL compatibility: Fan out of 2 driving 74L

# **Ordering Code:**

| Order Number | Package Number | Package Description                                                          |
|--------------|----------------|------------------------------------------------------------------------------|
| MM74C00M     | M14A           | 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-120, 0.150" Narrow |
| MM74C00N     | N14A           | 14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide       |
| MM74C02N     | M14A           | 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-120, 0.150" Narrow |
| MM74C04M     | M14A           | 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-120, 0.150" Narrow |
| MM74C04N     | N14A           | 14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide       |

Device also available in Tape and Reel. Specify by appending suffix letter "X" to the ordering code.

## **Connection Diagrams**

## Pin Assignments for DIP and SOIC







# Absolute Maximum Ratings(Note 1)

Lead Temperature (Soldering, 10 seconds)

Voltage at Any Pin

-0.3V to  $V_{CC} + 0.3V$ 

Operating Temperature Range Storage Temperature Range  $-40^{\circ}\text{C}$  to  $+85^{\circ}\text{C}$ 

Operating V<sub>CC</sub> Range

-65°C to +150°C

Maximum V<sub>CC</sub> Voltage

3.0V to 15V

500 mW

Power Dissipation (P<sub>D</sub>)

Dual-In-Line

Small Outline

700 mW

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides

300°C

conditions for actual device operation.

### **DC Electrical Characteristics**

Min/Max limits apply across the guaranteed temperature range unless otherwise noted

| Symbol              | Parameter                          | Conditions                                                | Min                   | Тур    | Max | Units |  |  |  |
|---------------------|------------------------------------|-----------------------------------------------------------|-----------------------|--------|-----|-------|--|--|--|
| CMOS TO CMOS        |                                    |                                                           |                       |        |     |       |  |  |  |
| V <sub>IN(1)</sub>  | Logical "1" Input Voltage          | V <sub>CC</sub> = 5.0V                                    | 3.5                   |        |     | V     |  |  |  |
| . ,                 |                                    | V <sub>CC</sub> = 10V                                     | 8.0                   |        |     | V     |  |  |  |
| V <sub>IN(0)</sub>  | Logical "0" Input Voltage          | V <sub>CC</sub> = 5.0V                                    |                       |        | 1.5 | V     |  |  |  |
|                     |                                    | V <sub>CC</sub> = 10V                                     |                       |        | 2.0 | V     |  |  |  |
| V <sub>OUT(1)</sub> | Logical "1" Output Voltage         | $V_{CC} = 5.0V, I_{O} = -10 \mu A$                        | 4.5                   |        |     | V     |  |  |  |
|                     |                                    | $V_{CC} = 10V$ , $I_{O} = -10 \mu A$                      | 9.0                   |        |     | V     |  |  |  |
| V <sub>OUT(0)</sub> | Logical "0" Output Voltage         | $V_{CC} = 5.0V$ , $I_{O} = 10 \mu A$                      |                       |        | 0.5 | V     |  |  |  |
|                     |                                    | $V_{CC} = 10V$ , $I_{O} = 10 \mu A$                       |                       |        | 1.0 | V     |  |  |  |
| I <sub>IN(1)</sub>  | Logical "1" Input Current          | V <sub>CC</sub> = 15V, V <sub>IN</sub> = 15V              |                       | 0.005  | 1.0 | μА    |  |  |  |
| I <sub>IN(0)</sub>  | Logical "0" Input Current          | V <sub>CC</sub> = 15V, V <sub>IN</sub> = 0V               | -1.0                  | -0.005 |     | μΑ    |  |  |  |
| I <sub>cc</sub>     | Supply Current                     | V <sub>CC</sub> = 15V                                     |                       | 0.01   | 15  | μА    |  |  |  |
| LOW POWER           | R TO CMOS                          | •                                                         |                       |        |     |       |  |  |  |
| V <sub>IN(1)</sub>  | Logical "1" Input Voltage          | 74C, V <sub>CC</sub> = 4.75V                              | V <sub>CC</sub> - 1.5 |        |     | V     |  |  |  |
| V <sub>IN(0)</sub>  | Logical "0" Input Voltage          | 74C, V <sub>CC</sub> = 4.75V                              |                       |        | 0.8 | V     |  |  |  |
| V <sub>OUT(1)</sub> | Logical "1" Output Voltage         | 74C, $V_{CC} = 4.75V$ , $I_{O} = -10 \mu A$               | 4.4                   |        |     | V     |  |  |  |
| V <sub>OUT(0)</sub> | Logical "0" Output Voltage         | 74C, $V_{CC} = 4.75V$ , $I_{O} = 10 \mu A$                |                       |        | 0.4 | V     |  |  |  |
| CMOS TO LO          | OW POWER                           | •                                                         |                       |        |     |       |  |  |  |
| V <sub>IN(1)</sub>  | Logical "1" Input Voltage          | 74C, V <sub>CC</sub> = 4.75V                              | 4.0                   |        |     | V     |  |  |  |
| V <sub>IN(0)</sub>  | Logical "0" Input Voltage          | 74C, V <sub>CC</sub> = 4.75V                              |                       |        | 1.0 | V     |  |  |  |
| V <sub>OUT(1)</sub> | Logical "1" Output Voltage         | 74C, $V_{CC} = 4.75V$ , $I_{O} = -360 \mu A$              | 2.4                   |        |     | V     |  |  |  |
| V <sub>OUT(0)</sub> | Logical "0" Output Voltage         | 74C, $V_{CC} = 4.75V$ , $I_O = 360 \mu A$                 |                       |        | 0.4 | V     |  |  |  |
| OUTPUT DR           | VE (see Family Characteristics Dat | ta Sheet) T <sub>A</sub> = 25°C (short circuit current)   |                       |        |     |       |  |  |  |
| I <sub>SOURCE</sub> | Output Source Current              | $V_{CC} = 5.0V, V_{IN(0)} = 0V, V_{OUT} = 0V$             | -1.75                 |        |     | mA    |  |  |  |
| I <sub>SOURCE</sub> | Output Source Current              | $V_{CC} = 10V, V_{IN(0)} = 0V, V_{OUT} = 0V$              | -8.0                  |        |     | mA    |  |  |  |
| I <sub>SINK</sub>   | Output Sink Current                | $V_{CC} = 5.0V$ , $V_{IN(1)} = 5.0V$ , $V_{OUT} = V_{CC}$ | 1.75                  |        |     | mA    |  |  |  |
| I <sub>SINK</sub>   | Output Sink Current                | $V_{CC} = 10V, V_{IN(1)} = 10V, V_{OUT} = V_{CC}$         | 8.0                   |        |     | mA    |  |  |  |

## **AC Electrical Characteristics** (Note 2)

 $T_A = 25$ °C,  $C_L = 50$  pF, unless otherwise specified

| A PETT                              |                               |                               |     |     |     |       |  |  |  |
|-------------------------------------|-------------------------------|-------------------------------|-----|-----|-----|-------|--|--|--|
| Symbol Parameter                    |                               | Conditions                    | Min | Тур | Max | Units |  |  |  |
| MM74C00, MM74C02, MM74C04           |                               |                               |     |     |     |       |  |  |  |
| t <sub>pd0</sub> , t <sub>pd1</sub> | Propagation Delay Time to     | V <sub>CC</sub> = 5.0V        |     | 50  | 90  | ns    |  |  |  |
|                                     | Logical "1" or "0"            | V <sub>CC</sub> = 10V         |     | 30  | 60  | ns    |  |  |  |
| C <sub>IN</sub>                     | Input Capacitance             | (Note 3)                      |     | 6.0 |     | pF    |  |  |  |
| C <sub>PD</sub>                     | Power Dissipation Capacitance | Per Gate or Inverter (Note 4) |     | 12  |     | pF    |  |  |  |

Note 2: AC Parameters are guaranteed by DC correlated testing.

Note 3: Capacitance is guaranteed by periodic testing.

Note 4: C<sub>PD</sub> determines the no load AC power consumption of any CMOS device. For complete explanation see Family Characteristics Application Note—AN-90.

# **Typical Performance Characteristics**





# Guaranteed Noise Margin Over Temperature vs $V_{CC}$



# Power Dissipation vs Frequency MM74C00, MM74C02, MM74C04



#### Propagation Delay vs Ambient Temperature MM74C00, MM74C02, MM74C04



### Propagation Delay vs Ambient Temperature MM74C00, MM74C02, MM74C04



### Propagation Delay Time vs Load Capacitance



# **Switching Time Waveforms and AC Test Circuit**





Delays measured with input  $t_{\text{r}},\,t_{\text{f}} \leq 20\,\,\text{ns}.$ 



14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-120, 0.150" Narrow Package Number M14A

#### Physical Dimensions inches (millimeters) unless otherwise noted (Continued) 0.740 - 0.770 (18.80 - 19.56)0.090 (2.286) 14 13 12 11 10 9 8 14 13 12 INDEX AREA 0.250 ± 0.010 (6.350 ± 0.254) PIN NO. 1 IDENT PIN NO. 1 IDENT 1 2 3 4 5 6 7 1 2 3 $\frac{0.092}{(2.337)}$ DIA 0.030 MAX (0.762) DEPTH OPTION 02 OPTION 1 $\frac{0.135 \pm 0.005}{(3.429 \pm 0.127)}$ 0.300 - 0.320(7.620 - 8.128) 0.065 $\frac{0.145 - 0.200}{(3.683 - 5.080)}$ 0.060 (1.524) 4° TYP Optional 95°±5° $\frac{0.008 - 0.016}{(0.203 - 0.406)} \text{ TYP}$ 0.020 (0.508)0.125 - 0.150 MIN $\overline{(3.175 - 3.810)}$ $(1.905 \pm 0.381)$ (7.112) MIN 0.014 - 0.023 $\frac{0.100 \pm 0.010}{(2.540 \pm 0.254)} \text{ TYP}$ (0.356 - 0.584) $\frac{0.050\pm0.010}{(1.270-0.254)}$ TYP $0.325 ^{\,+\,0.040}_{\,-\,0.015}$ 8.255 + 1.016N14A (REV.F)

14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide Package Number N14A

### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com